max7000系列设计必备.ppt
《max7000系列设计必备.ppt》由会员分享,可在线阅读,更多相关《max7000系列设计必备.ppt(62页珍藏版)》请在三一办公上搜索。
1、,1,MAX 7000Programmable LogicDevice Family,November 2001,ver.6.3,Data Sheet,Features.,High-performance,EEPROM-based programmable logic devices(PLDs)based on second-generation MAX architecture,5.0-V in-system programmability(ISP)through the built-inIEEE Std.1149.1 Joint Test Action Group(JTAG)interfa
2、ce available inMAX 7000S devicesISP circuitry compatible with IEEE Std.1532Includes 5.0-V MAX 7000 devices and 5.0-V ISP-based MAX 7000SdevicesBuilt-in JTAG boundary-scan test(BST)circuitry in MAX 7000Sdevices with 128 or more macrocellsComplete EPLD family with logic densities ranging from 600 to5,
3、000 usable gates(see Tables 1 and 2)5-ns pin-to-pin logic delays with up to 175.4-MHz counterfrequencies(including interconnect)PCI-compliant devices available,f,For information on in-system programmable 3.3-V MAX 7000A or 2.5-VMAX 7000B devices,see the MAX 7000A Programmable Logic Device FamilyData
4、 Sheet or the MAX 7000B Programmable Logic Device Family DataSheet.,Table 1.MAX 7000 Device Features,Feature,EPM7032,EPM7064,EPM7096,EPM7128E,EPM7160E,EPM7192E,EPM7256E,Usable,600,1,250,1,800,2,500,3,200,3,750,5,000,gates,Macrocells,32,64,96,128,160,192,256,Logic array,2,4,6,8,10,12,16,blocks,Maximu
5、m,36,68,76,100,104,124,164,user I/O pins,tPD(ns),6,6,7.5,7.5,10,12,12,tSU(ns),5,5,6,6,7,7,7,tFSU(ns),2.5,2.5,3,3,3,3,3,tCO1(ns),4,4,4.5,4.5,5,6,6,fCNT(MHz),151.5,151.5,125.0,125.0,100.0,90.9,90.9,Altera Corporation,A-DS-M7000-6.3,I,I,I,I,I,I,I,I,I,2,MAX 7000 Programmable Logic Device Family Data She
6、et,Table 2.MAX 7000S Device Features,Feature,EPM7032S,EPM7064S,EPM7128S,EPM7160S,EPM7192S,EPM7256S,Usable gates,600,1,250,2,500,3,200,3,750,5,000,Macrocells,32,64,128,160,192,256,Logic array,2,4,8,10,12,16,blocks,Maximum,36,68,100,104,124,164,user I/O pins,tPD(ns),5,5,6,6,7.5,7.5,tSU(ns),2.9,2.9,3.4
7、,3.4,4.1,3.9,tFSU(ns),2.5,2.5,2.5,2.5,3,3,tCO1(ns),3.2,3.2,4,3.9,4.7,4.7,fCNT(MHz),175.4,175.4,147.1,149.3,125.0,128.2,.and MoreFeatures,Open-drain output option in MAX 7000S devicesProgrammable macrocell flipflops with individual clear,preset,clock,and clock enable controls,Programmable power-savin
8、g mode for a reduction of over 50%ineach macrocellConfigurable expander product-term distribution,allowing up to32 product terms per macrocell44 to 208 pins available in plastic J-lead chip carrier(PLCC),ceramicpin-grid array(PGA),plastic quad flat pack(PQFP),power quad flatpack(RQFP),and 1.0-mm thi
9、n quad flat pack(TQFP)packagesProgrammable security bit for protection of proprietary designs3.3-V or 5.0-V operationMultiVoltTM I/O interface operation,allowing devices tointerface with 3.3-V or 5.0-V devices(MultiVolt I/O operation isnot available in 44-pin packages)Pin compatible with low-voltage
10、 MAX 7000A and MAX 7000BdevicesEnhanced features available in MAX 7000E and MAX 7000S devicesSix pin-or logic-driven output enable signalsTwo global clock signals with optional inversionEnhanced interconnect resources for improved routabilityFast input setup times provided by a dedicated path from I
11、/Opin to macrocell registersProgrammable output slew-rate controlSoftware design support and automatic place-and-route provided byAlteras development system for Windows-based PCs and SunSPARCstation,and HP 9000 Series 700/800 workstationsAltera Corporation,I,I,3,MAX 7000 Programmable Logic Device Fa
12、mily Data SheetAdditional design entry and simulation support provided by EDIF2 0 0 and 3 0 0 netlist files,library of parameterized modules(LPM),Verilog HDL,VHDL,and other interfaces to popular EDA tools frommanufacturers such as Cadence,Exemplar Logic,Mentor Graphics,OrCAD,Synopsys,and VeriBestPro
13、gramming supportAlteras Master Programming Unit(MPU)and programminghardware from third-party manufacturers program allMAX 7000 devicesThe BitBlasterTM serial download cable,ByteBlasterMVTMparallel port download cable,and MasterBlasterTMserial/universal serial bus(USB)download cable program MAX7000S
14、devices,GeneralDescription,The MAX 7000 family of high-density,high-performance PLDs is basedon Alteras second-generation MAX architecture.Fabricated withadvanced CMOS technology,the EEPROM-based MAX 7000 family,provides 600 to 5,000 usable gates,ISP,pin-to-pin delays as fast as 5 ns,and counter spe
15、eds of up to 175.4 MHz.MAX 7000S devices in the-5,-6,-7,and-10 speed grades as well as MAX 7000 and MAX 7000E devices in-5,-6,-7,-10P,and-12P speed grades comply with the PCI Special InterestGroup(PCI SIG)PCI Local Bus Specification,Revision 2.2.See Table 3for available speed grades.,Table 3.MAX 700
16、0 Speed Grades,Device,Speed Grade,-5,-6,-7,-10P,-10,-12P,-12,-15,-15T,-20,EPM7032,v,v,v,v,v,v,EPM7032S,v,v,v,v,EPM7064,v,v,v,v,v,EPM7064S,v,v,v,v,EPM7096,v,v,v,v,EPM7128E,v,v,v,v,v,v,EPM7128S,v,v,v,v,EPM7160E,v,v,v,v,v,EPM7160S,v,v,v,v,EPM7192E,v,v,v,v,EPM7192S,v,v,v,EPM7256E,v,v,v,v,EPM7256S,v,v,v,
17、Altera Corporation,(1),(2),4,MAX 7000 Programmable Logic Device Family Data Sheet,The MAX 7000E devicesincluding the EPM7128E,EPM7160E,EPM7192E,and EPM7256E deviceshave several enhanced features:additional global clocking,additional output enable controls,enhancedinterconnect resources,fast input re
18、gisters,and a programmable slewrate.In-system programmable MAX 7000 devicescalled MAX 7000Sdevicesinclude the EPM7032S,EPM7064S,EPM7128S,EPM7160S,EPM7192S,and EPM7256S devices.MAX 7000S devices have theenhanced features of MAX 7000E devices as well as JTAG BST circuitry indevices with 128 or more ma
19、crocells,ISP,and an open-drain outputoption.See Table 4.Table 4.MAX 7000 Device Features,FeatureISP via JTAG interfaceJTAG BST circuitryOpen-drain output optionFast input registersSix global output enablesTwo global clocksSlew-rate controlMultiVolt interface(2)Programmable registerParallel expanders
20、Shared expandersPower-saving modeSecurity bitPCI-compliant devices available,EPM7032EPM7064EPM7096vvvvvvv,AllMAX 7000EDevicesvvvvvvvvvvv,AllMAX 7000SDevicesvv(1)vvvvvvvvvvvv,Notes:Available only in EPM7128S,EPM7160S,EPM7192S,and EPM7256S devices only.The MultiVolt I/O interface is not available in 4
21、4-pin packages.Altera Corporation,(1),(2),5,MAX 7000 Programmable Logic Device Family Data SheetThe MAX 7000 architecture supports 100%TTL emulation andhigh-density integration of SSI,MSI,and LSI logic functions.TheMAX 7000 architecture easily integrates multiple devices ranging fromPALs,GALs,and 22
22、V10s to MACH and pLSI devices.MAX 7000 devicesare available in a wide range of packages,including PLCC,PGA,PQFP,RQFP,and TQFP packages.See Table 5.,Table 5.MAX 7000 Maximum User I/O Pins,Note(1),Device,44-,44-,44-,68-,84-100-100-,160-,160-,192-,208-,208-,Pin,Pin,Pin,Pin,Pin,Pin,Pin,Pin,Pin,Pin,Pin,P
23、in,EPM7032,PLCC PQFP TQFP PLCC PLCC PQFP TQFP363636,PQFP,PGA,PGA,PQFP,RQFP,EPM7032S,36,36,EPM7064,36,36,52,68,68,EPM7064S,36,36,68,68,EPM7096,52,64,76,EPM7128E,68,84,100,EPM7128S,68,84,84(2),100,EPM7160E,64,84,104,EPM7160S,64,84(2),104,EPM7192E,124,124,EPM7192S,124,EPM7256E,132(2),164,164,EPM7256S,1
24、64(2),164,Notes:,When the JTAG interface in MAX 7000S devices is used for either boundary-scan testing or for ISP,four I/O pins,become JTAG pins.,Perform a complete thermal analysis before committing a design to this device package.For more information,see,the Operating Requirements for Altera Devic
25、es Data Sheet.,MAX 7000 devices use CMOS EEPROM cells to implement logicfunctions.The user-configurable MAX 7000 architecture accommodates avariety of independent combinatorial and sequential logic functions.Thedevices can be reprogrammed for quick and efficient iterations duringdesign development a
- 配套讲稿:
如PPT文件的首页显示word图标,表示该PPT已包含配套word讲稿。双击word图标可打开word文档。
- 特殊限制:
部分文档作品中含有的国旗、国徽等图片,仅作为作品整体效果示例展示,禁止商用。设计者仅对作品中独创性部分享有著作权。
- 关 键 词:
- max7000 系列 设计 必备

链接地址:https://www.31ppt.com/p-2840634.html