854611259有关A D(模数)转换的中英文翻译.doc
《854611259有关A D(模数)转换的中英文翻译.doc》由会员分享,可在线阅读,更多相关《854611259有关A D(模数)转换的中英文翻译.doc(16页珍藏版)》请在三一办公上搜索。
1、ICL7135 4 1/2 Digit, BCD Output, A/D ConverterThe Intersil ICL7135 precision A/D converter, with its multiplexed BCD output and digit drivers, combines dual-slope conversion reliability with +1 in 20,000 count accuracy and is ideally suited for the visual display DVM/DPM market. The 2.0000V full sca
2、le capability, auto-zero, and auto-polarity are combined with true ratiometric operation, almost ideal differential linearity and true differential input. All necessary active devices are contained on a single CMOS lC, with the exception of display drivers, reference, and a clock.The ICL7135 brings
3、together an unprecedented combination of high accuracy, versatility, and true economy. It features auto-zero to less than 10 V, zero drift of less than 1V/, input bias current of 10pA (Max), and rollover error of less than one count. The versatility of multiplexed BCD outputs is increased by the add
4、ition of several pins which allow it to operate in more sophisticated systems. These include STROBE , OVERRANGE , UNDERRANGE , RUN/HOLD and BUSY lines, making it possible to interface the circuit to a microprocessor or UART.Features* Accuracy Guaranteed to+1 Count Over Entire 20000 Counts (2.0000V F
5、ull Scale)* Guaranteed Zero Reading for 0V Input* 1pA Typical Input Leakage Current* True Differential Input* True Polarity at Zero Count for Precise Null Detection* Single Reference Voltage Required* Over range and Under range Signals Available for Auto-Range Capability* All Outputs TTL Compatible*
6、 Blinking Outputs Gives Visual Indication of Over range* Six Auxiliary Inputs/Outputs are Available for Interfacing to UARTs , Microprocessors, or Other Circuitry* Multiplexed BCD Outputs* Pb-Free Available (RoHS Compliant)Detailed DescriptionAnalog SectionEach measurement cycle is divided into four
7、 phases. They are (1) auto-zero (AZ), (2) signal-integrate (INT), (3) de-integrate (DE) and (4) zero-integrator (Zl).Auto-Zero PhaseDuring auto-zero, three things happen. First, input high and low are disconnected from the pins and internally shorted to analog COMMON. Second, the reference capacitor
8、 is charged to the reference voltage. Third, a feedback loop is closed around the system to charge the auto-zero capacitor CAZ to compensate for offset voltages in the buffer amplifier, integrator, and comparator. Since the comparator is included in the loop, the AZ accuracy is limited only by the n
9、oise of the system. In any case, the offset referred to the input is less than 10V.Signal Integrate PhaseDuring signal integrate , the auto-zero loop is opened, the internal short is removed, and the internal input high and low are connected to the external pins. The converter then integrates the di
10、fferential voltage between IN HI and IN LO for a fixed time. This differential voltage can be within a wide common mode range; within one volt of either supply. If, on the other hand, the input signal has no return with respect to the converter power supply, IN LO can be tied to analog COMMON to est
11、ablish the correct common-mode voltage. At the end of this phase, the polarity of the integrated signal is latched into the polarity F/F.De-Integrate PhaseThe third phase is de-integrate or reference integrate. Input low is internally connected to analog COMMON and input high is connected across the
12、 previously charged reference capacitor. Circuitry within the chip ensures that the capacitor will be connected with the correct polarity to cause the integrator output to return to zero. The time required for the out- put to return to zero is proportional to the input signal. Specifically the digit
13、al reading displayed is:Zero Integrator PhaseThe final phase is zero integrator. First, input low is shorted to analog COMMON. Second, a feedback loop is closed around the system to input high to cause the integrator output to return to zero. Under normal condition, this phase lasts from 100 to 200
14、clock pulses, but after an over range conversion, it is extended to 6200 clock pulses.Differential InputThe input can accept differential voltages anywhere within the common mode range of the input amplifier; or specifically from 0.5V below the positive supply to 1V above the negative supply. In thi
15、s range the system has a CMRR of 86dB typical. However, since the integrator also swings with the common mode voltage, care must be exercised to assure the integrator output does not saturate. A worst case condition would be a large positive common-mode voltage with a near full scale negative differ
16、ential input voltage. The negative input signal drives the integrator positive when most of its swing has been used up by the positive common mode voltage. For these critical applications the integrator swing can be reduced to less than the recommended 4V full scale swing with some loss of accuracy.
17、 The integrator output can swing within 0.3V of either supply without loss of linearity.Analog COMMONAnalog COMMON is used as the input low return during auto-zero and de-integrate. If IN LO is different from analog COMMON, a common mode voltage exists in the system and is taken care of by the excel
18、lent CMRR of the converter. However, in most applications IN LO will be set at a fixed known voltage (power supply common for instance). In this application, analog COMMON should be tied to the same point, thus removing the common mode voltage from the converter. The reference voltage is referenced
19、to analog COMMON.ReferenceThe reference input must be generated as a positive voltage with respect to COMMON,Digital SectionFigure 5 shows the Digital Section of the ICL7135. The ICL7135 includes several pins which allow it to operate conveniently in more sophisticated systems. These include:Run/HOL
20、D (Pin 25)When high (or open) the A/D will free-run with equally spaced measurement cycles every 40,002 clock pulses. If taken low, the converter will continue the full measurement cycle that it is doing and then hold this reading as long as R/H is held low. A short positive pulse (greater than 300n
21、s) will now initiate a new measurement cycle, beginning with between 1 and 10,001 counts of auto zero. If the pulse occurs before the full measurement cycle (40,002 counts) is completed, it will not be recognized and the converter will simply complete the measurement it is doing. An external indicat
22、ion that a full measurement cycle has been completed is that the first strobe pulse (see below) will occur 101 counts after the end of this cycle. Thus, if Run/HOLD is low and has been low for at least 101 counts, the converter is holding and ready to start a new measurement when pulsed high.STROBE
23、(Pin 26)This is a negative going output pulse that aids in transferring the BCD data to external latches, UARTs, or microprocessors. There are 5 negative going STROBE pulses that occur in the center of each of the digit drive pulses and occur once and only once for each measurement cycle starting 10
24、1 clock pulses after the end of the full measurement cycle. Digit 5 (MSD) goes high at the end of the measurement cycle and stays on for 201 counts. In the center of this digit pulse (to avoid race conditions between changing BCD and digit drives) the first STROBE pulse goes 1negative for 1/2 clock
- 配套讲稿:
如PPT文件的首页显示word图标,表示该PPT已包含配套word讲稿。双击word图标可打开word文档。
- 特殊限制:
部分文档作品中含有的国旗、国徽等图片,仅作为作品整体效果示例展示,禁止商用。设计者仅对作品中独创性部分享有著作权。
- 关 键 词:
- 854611259有关A D模数转换的中英文翻译 854611259 有关 转换 中英文 翻译
链接地址:https://www.31ppt.com/p-2687149.html