数字逻辑设计及应用17课件.ppt
《数字逻辑设计及应用17课件.ppt》由会员分享,可在线阅读,更多相关《数字逻辑设计及应用17课件.ppt(29页珍藏版)》请在三一办公上搜索。
1、Chapter 7 Sequential Logic Design Principles( 时序逻辑设计原理 ),Latches and Flip-Flops (锁存器和触发器 ) Clocked Synchronous State-Machine Analysis (同步时序分析) Clocked Synchronous State-Machine Design (同步时序设计),Digital Logic Design and Application (数字逻辑设计及应用),1,Chapter 7 Sequential Logic Des,Introduction,Combinationa
2、l circuitOutputs depend solely on the present combination of the circuit inputs values,Vs. sequential circuit: Has “memory” that impacts outputs too,2,IntroductionCombinational circ,Basic Concepts (基本概念),Logic Circuits are Classified into Two Types (逻辑电路分为两大类):Combinational Logic Circuit (组合逻辑电路)Seq
3、uential Logic Circuit (时序逻辑电路),Digital Logic Design and Application (数字逻辑设计及应用),3,Basic Concepts (基本概念)Logic Cir,Basic Concepts (基本概念),Combinational Logic Circuit (组合逻辑电路),Outputs Depend Only on its Current Inputs.(任何时刻的输出仅取决与当时的输入),Character of Circuit: No Feedback Circuit, No Memory Device(电路特点:无反
4、馈回路、无记忆元件),Digital Logic Design and Application (数字逻辑设计及应用),4,Basic Concepts (基本概念)Combinati,Basic Concepts (基本概念),Sequential Logic Circuit (时序逻辑电路),Outputs Depend Not Only on its Current Inputs, But also on the Past Sequence of Inputs.(任一时刻的输出不仅取决与当时的输入,还取决于过去的输入序列),Character of Circuit: Have Feedb
5、ack Circuit, Have Memory Device(电路特点:有反馈回路、有记忆元件),Digital Logic Design and Application (数字逻辑设计及应用),5,Basic Concepts (基本概念)Sequentia,Basic Concepts (基本概念),Sequential Logic Circuit (时序逻辑电路),Finite-State Machine: Have Finite States.(有限状态机:有有限个状态。),A Clock Signal is Active High if state changes occur at
6、 the clock Rising Edge or when the clock is High, and Active Low in the complementary case.(时钟信号高电平有效是指在时钟信号的上升沿或时钟的高电平期间发生变化。),Digital Logic Design and Application (数字逻辑设计及应用),6,Basic Concepts (基本概念)Sequentia,Basic Concepts (基本概念),Sequential Logic Circuit (时序逻辑电路),Clock Period: The Time between Suc
7、cessive transitions in the same direction.(时钟周期:两次连续同向转换之间的时间。),Clock Frequency: The Reciprocal of the Clock Period(时钟频率:时钟周期的倒数。),Digital Logic Design and Application (数字逻辑设计及应用),Figure 7-1,7,Basic Concepts (基本概念)Sequentia,Basic Concepts (基本概念),Sequential Logic Circuit (时序逻辑电路),Clock Tick: The Firs
8、t Edge of Pulse in a clock period or sometimes the period itself.(时钟触发沿:时钟周期内的第一个脉冲边沿,或时钟本身。),Duty Cycle: The Percentage of time that the clock signal is at its asserted level. (占空比:时钟信号有效时间与时钟周期的百分比。),Digital Logic Design and Application (数字逻辑设计及应用),Figure 7-1,8,Basic Concepts (基本概念)Sequentia,思考:能否
9、只用一片1位全加器进行串行加法?,X YCI COS,反馈,利用反馈和时钟控制,Digital Logic Design and Application (数字逻辑设计及应用),9,思考:能否只用一片1位C1S0X0 Y0C0X,暂存,时钟控制,需要具有记忆功能的逻辑单元,能够暂存运算结果。,利用反馈和时钟控制,Digital Logic Design and Application (数字逻辑设计及应用),10,暂存X YCi+1SiXi YiCiX,7.1 Bistable Elements (双稳态元件),1,1,0,0,It has Two Stable State: Q = 1 (
10、HIGH ) and Q = 0 ( LOW ) (电路有两种稳定状态:Q = 1 ( 1态 ) 和 Q = 0 ( 0态 ) Bistable Circuit(双稳电路),0,0,1,1,Digital Logic Design and Application (数字逻辑设计及应用),11,7.1 Bistable Elements (双稳态元件),7.1 Bistable Elements (双稳态元件),1,1,0,0,When Power is first Applied to the circuit, it Randomly Comes up in One State or the
- 配套讲稿:
如PPT文件的首页显示word图标,表示该PPT已包含配套word讲稿。双击word图标可打开word文档。
- 特殊限制:
部分文档作品中含有的国旗、国徽等图片,仅作为作品整体效果示例展示,禁止商用。设计者仅对作品中独创性部分享有著作权。
- 关 键 词:
- 数字 逻辑设计 应用 17 课件

链接地址:https://www.31ppt.com/p-1971197.html