欢迎来到三一办公! | 帮助中心 三一办公31ppt.com(应用文档模板下载平台)
三一办公
全部分类
  • 办公文档>
  • PPT模板>
  • 建筑/施工/环境>
  • 毕业设计>
  • 工程图纸>
  • 教育教学>
  • 素材源码>
  • 生活休闲>
  • 临时分类>
  • ImageVerifierCode 换一换
    首页 三一办公 > 资源分类 > PPT文档下载  

    operatingsystem《操作系统》ch08-mainmemory.ppt

    • 资源ID:6513285       资源大小:1.48MB        全文页数:57页
    • 资源格式: PPT        下载积分:15金币
    快捷下载 游客一键下载
    会员登录下载
    三方登录下载: 微信开放平台登录 QQ登录  
    下载资源需要15金币
    邮箱/手机:
    温馨提示:
    用户名和密码都是您填写的邮箱或者手机号,方便查询和重复下载(系统自动生成)
    支付方式: 支付宝    微信支付   
    验证码:   换一换

    加入VIP免费专享
     
    账号:
    密码:
    验证码:   换一换
      忘记密码?
        
    友情提示
    2、PDF文件下载后,可能会被浏览器默认打开,此种情况可以点击浏览器菜单,保存网页到桌面,就可以正常下载了。
    3、本站不支持迅雷下载,请使用电脑自带的IE浏览器,或者360浏览器、谷歌浏览器下载即可。
    4、本站资源下载后的文档和图纸-无水印,预览文档经过压缩,下载后原文更清晰。
    5、试题试卷类文档,如果标题没有明确说明有答案则都视为没有答案,请知晓。

    operatingsystem《操作系统》ch08-mainmemory.ppt

    Chapter 8:Main Memory,Chapter Objectives,To provide a detailed description of various ways of organizing memory hardwareTo discuss various memory-management techniques,including paging and segmentationTo provide a detailed description of the Intel Pentium,which supports both pure segmentation and segmentation with paging,Content Overview,BackgroundSwapping Contiguous Memory AllocationPagingStructure of the Page TableSegmentation*Example:The Intel Pentium,8.1 Background,Program must be brought(from disk)into memory and placed within a process for it to be runMain memory and registers are only storage CPU can access directlyRegister access in one CPU clock(or less)Main memory can take many cyclesCache sits between main memory and CPU registersProtection of memory required to ensure correct operation,Base and Limit Registers,A pair of base and limit registers define the logical address space,HW address protection with base and limit registers,Binding of Instructions and Data to Memory,Address binding of instructions and data to memory addresses can happen at three different stagesCompile time:If memory location known a priori,absolute code can be generated;must recompile code if starting location changesLoad time:Must generate relocatable code if memory location is not known at compile timeExecution time:Binding delayed until run time if the process can be moved during its execution from one memory segment to another.Need hardware support for address maps(e.g.,base and limit registers),Multistep Processing of a User Program,Logical vs.Physical Address Space,The concept of a logical address space that is bound to a separate physical address space is central to proper memory managementLogical address generated by the CPU;also referred to as virtual addressPhysical address address seen by the memory unitLogical and physical addresses are the same in compile-time and load-time address-binding schemes;Logical(virtual)and physical addresses differ in execution-time address-binding scheme,Memory-Management Unit(MMU),Hardware device that maps virtual to physical addressIn MMU scheme,the value in the relocation register is added to every address generated by a user process at the time it is sent to memoryThe user program deals with logical addresses;it never sees the real physical addresses,Dynamic relocation using a relocation register,Dynamic Loading,Routine is not loaded until it is calledBetter memory-space utilization;unused routine is never loadedUseful when large amounts of code are needed to handle infrequently occurring casesNo special support from the operating system is required implemented through program design,Dynamic Linking,Linking postponed until execution timeSmall piece of code,stub,used to locate the appropriate memory-resident library routineStub replaces itself with the address of the routine,and executes the routineOperating system needed to check if routine is in processes memory addressDynamic linking is particularly useful for librariesSystem also known as shared libraries,8.2 Swapping,A process can be swapped temporarily out of memory to a backing store,and then brought back into memory for continued executionBacking store fast disk large enough to accommodate copies of all memory images for all users;must provide direct access to these memory imagesRoll out,roll in swapping variant used for priority-based scheduling algorithms;lower-priority process is swapped out so higher-priority process can be loaded and executedMajor part of swap time is transfer time;total transfer time is directly proportional to the amount of memory swappedModified versions of swapping are found on many systems(i.e.,UNIX,Linux,and Windows)System maintains a ready queue of ready-to-run processes which have memory images on disk,Schematic View of Swapping,8.3 Contiguous Allocation,Main memory usually into two partitions:Resident operating system,usually held in low memory with interrupt vectorUser processes then held in high memoryRelocation registers used to protect user processes from each other,and from changing operating-system code and dataBase register contains value of smallest physical addressLimit register contains range of logical addresses each logical address must be less than the limit register MMU maps logical address dynamically,Contiguous Allocation(Cont.),Multiple-partition allocationHole block of available memory;holes of various size are scattered throughout memoryWhen a process arrives,it is allocated memory from a hole large enough to accommodate itOperating system maintains information about:a)allocated partitions b)free partitions(hole),OS,process 5,process 8,process 2,OS,process 5,process 2,OS,process 5,process 2,OS,process 5,process 9,process 2,process 9,process 10,Dynamic Storage-Allocation Problem,First-fit:Allocate the first hole that is big enoughBest-fit:Allocate the smallest hole that is big enough;must search entire list,unless ordered by size Produces the smallest leftover holeWorst-fit:Allocate the largest hole;must also search entire list Produces the largest leftover hole,How to satisfy a request of size n from a list of free holes,First-fit and best-fit better than worst-fit in terms of speed and storage utilization,Fragmentation,External Fragmentation total memory space exists to satisfy a request,but it is not contiguousInternal Fragmentation allocated memory may be slightly larger than requested memory;this size difference is memory internal to a partition,but not being usedReduce external fragmentation by compactionShuffle memory contents to place all free memory together in one large blockCompaction is possible only if relocation is dynamic,and is done at execution time,8.4 Paging,Logical address space of a process can be noncontiguous;process is allocated physical memory whenever the latter is availableDivide physical memory into fixed-sized blocks called frames(size is power of 2,between 512 bytes and 8,192 bytes)Divide logical memory into blocks of same size called pagesKeep track of all free framesTo run a program of size n pages,need to find n free frames and load programSet up a page table to translate logical to physical addressesInternal fragmentation,Address Translation Scheme,Address generated by CPU is divided into:Page number(p)used as an index into a page table which contains base address of each page in physical memoryPage offset(d)combined with base address to define the physical memory address that is sent to the memory unitFor given logical address space 2m and page size 2n,page number,page offset,p,d,m-n,n,Paging Hardware,Paging Model of Logical and Physical Memory,Paging Example,32-byte memory and 4-byte pages,Free Frames,Before allocation,After allocation,Implementation of Page Table,Page table is kept in main memoryPage-table base register(PTBR)points to the page tablePage-table length register(PRLR)indicates size of the page tableIn this scheme every data/instruction access requires two memory accesses.One for the page table and one for the data/instruction.The two memory access problem can be solved by the use of a special fast-lookup hardware cache called associative memory or translation look-aside buffers(TLBs)Some TLBs store address-space identifiers(ASIDs)in each TLB entry uniquely identifies each process to provide address-space protection for that process,Associative Memory,Associative memory parallel search Address translation(p,d)If p is in associative register,get frame#outOtherwise get frame#from page table in memory,Page#,Frame#,Paging Hardware With TLB,Effective Access Time,Associative Lookup=time unitAssume memory cycle time is 1 microsecondHit ratio percentage of times that a page number is found in the associative registers;ratio related to number of associative registersHit ratio=Effective Access Time(EAT)EAT=(1+)+(2+)(1)=2+,Memory Protection,Memory protection implemented by associating protection bit with each frameValid-invalid bit attached to each entry in the page table:“valid”indicates that the associated page is in the process logical address space,and is thus a legal page“invalid”indicates that the page is not in the process logical address spaceSome systems provide hardware,in the form of a page-table length register(PTLR),to indicate the size of the page table.,Valid(v)or Invalid(i)Bit In A Page Table,Shared Pages,Shared codeOne copy of read-only(reentrant)code shared among processes(i.e.,text editors,compilers,window systems).Shared code must appear in same location in the logical address space of all processesPrivate code and data Each process keeps a separate copy of the code and dataThe pages for the private code and data can appear anywhere in the logical address space,Shared Pages Example,8.5 Structure of the Page Table,Hierarchical PagingHashed Page TablesInverted Page Tables,Hierarchical Page Tables,Break up the logical address space into multiple page tablesA simple technique is a two-level page table,Two-Level Page-Table Scheme,Two-Level Paging Example,A logical address(on 32-bit machine with 1K page size)is divided into:a page number consisting of 22 bitsa page offset consisting of 10 bitsSince the page table is paged,the page number is further divided into:a 12-bit page number a 10-bit page offsetThus,a logical address is as follows:where p1 is an index into the outer page table,and p2 is the displacement within the page of the outer page table,page number,page offset,p1,p2,d,12,10,10,Address-Translation Scheme,Three-level Paging Scheme,Hashed Page Tables,Common in address spaces 32 bitsThe virtual page number is hashed into a page table.This page table contains a chain of elements hashing to the same location.Virtual page numbers are compared in this chain searching for a match.If a match is found,the corresponding physical frame is extracted.,Hashed Page Table,Inverted Page Table,One entry for each real page of memoryEntry consists of the virtual address of the page stored in that real memory location,with information about the process that owns that pageDecreases memory needed to store each page table,but increases time needed to search the table when a page reference occursUse hash table to limit the search to one or at most a few page-table entries,Inverted Page Table Architecture,8.6 Segmentation,Memory-management scheme that supports user view of memory A program is a collection of segments.A segment is a logical unit such as:main program,procedure,function,method,object,local variables,global variables,common block,stack,symbol table,arrays,Users View of a Program,Logical View of Segmentation,1,3,2,4,user space,physical memory space,Segmentation Architecture,Logical address consists of a two tuple:,Segment table maps two-dimensional physical addresses;each table entry has:base contains the starting physical address where the segments reside in memorylimit specifies the length of the segmentSegment-table base register(STBR)points to the segment tables location in memorySegment-table length register(STLR)indicates number of segments used by a program;segment number s is legal if s STLR,Segmentation Architecture(Cont.),ProtectionWith each entry in segment table associate:validation bit=0 illegal segmentread/write/execute privilegesProtection bits associated with segments;code sharing occurs at segment levelSince segments vary in length,memory allocation is a dynamic storage-allocation problemA segmentation example is shown in the following diagram,Segmentation Hardware,Example of Segmentation,8.7 Example:The Intel Pentium,Supports both segmentation and segmentation with pagingCPU generates logical addressGiven to segmentation unitWhich produces linear addresses Linear address given to paging unitWhich generates physical address in main memoryPaging units form equivalent of MMU,Logical to Physical Address Translation in Pentium,Intel Pentium Segmentation,Pentium Paging Architecture,Linear Address in Linux,Broken into four parts:,Three-level Paging in Linux,End of Chapter 8,

    注意事项

    本文(operatingsystem《操作系统》ch08-mainmemory.ppt)为本站会员(牧羊曲112)主动上传,三一办公仅提供信息存储空间,仅对用户上传内容的表现方式做保护处理,对上载内容本身不做任何修改或编辑。 若此文所含内容侵犯了您的版权或隐私,请立即通知三一办公(点击联系客服),我们立即给予删除!

    温馨提示:如果因为网速或其他原因下载失败请重新下载,重复下载不扣分。




    备案号:宁ICP备20000045号-2

    经营许可证:宁B2-20210002

    宁公网安备 64010402000987号

    三一办公
    收起
    展开